## Journal of Alloys and Compounds 593 (2014) 190-195

Contents lists available at ScienceDirect

## Journal of Alloys and Compounds

journal homepage: www.elsevier.com/locate/jalcom

# Electrical characteristics of $\beta$ -Ga<sub>2</sub>O<sub>3</sub> thin films grown by PEALD

Halit Altuntas<sup>a,\*</sup>, Inci Donmez<sup>b,c</sup>, Cagla Ozgit-Akgun<sup>b,c</sup>, Necmi Biyikli<sup>b,c</sup>

<sup>a</sup> Faculty of Science, Department of Physics, Cankiri Karatekin University, Cankiri 18100, Turkey
<sup>b</sup> National Nanotechnology Research Center (UNAM), Bilkent University, Bilkent, Ankara 06800, Turkey
<sup>c</sup> Institute of Materials Science and Nanotechnology, Bilkent University, Bilkent, Ankara 06800, Turkey

#### ARTICLE INFO

Article history: Received 11 September 2013 Received in revised form 21 November 2013 Accepted 6 January 2014 Available online 18 January 2014

Keywords: PEALD Al/β-Ga<sub>2</sub>O<sub>3</sub>/p-Si Interface states Metal-oxide-semiconductor

## ABSTRACT

In this work, 7.5 nm  $Ga_2O_3$  dielectric thin films have been deposited on p-type (111) silicon wafer using plasma enhanced atomic layer deposition (PEALD) technique. After the deposition, Ga<sub>2</sub>O<sub>3</sub> thin films were annealed under N<sub>2</sub> ambient at 600, 700, and 800 °C to obtain β-phase. The structure and microstructure of the  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> thin films was carried out by using grazing-incidence X-ray diffraction (GIXRD). To show effect of annealing temperature on the microstructure of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> thin films, average crystallite size was obtained from the full width at half maximum (FWHM) of Bragg lines using the Scherrer formula. It was found that crystallite size increased with increasing annealing temperature and changed from 0.8 nm to 9.1 nm with annealing. In order to perform electrical characterization on the deposited films,  $Al/\beta$ -Ga<sub>2</sub>O<sub>3</sub>/ p-Si metal-oxide-semiconductor (MOS) type Schottky barrier diodes (SBDs) were fabricated using the β-Ga<sub>2</sub>O<sub>3</sub> thin films were annealed at 800 °C. The main electrical parameters such as leakage current level, reverse breakdown voltage, series resistance ( $R_s$ ), ideality factor (n), zero-bias barrier height ( $\phi_{Bo}$ ), and interface states ( $N_{ss}$ ) were obtained from the current-voltage (I-V) and capacitance-voltage (C-V) measurements at room temperature. The  $R_S$  values were calculated by using Cheung methods. The energy density distribution profile of the interface states as a function of  $(E_{SS}-E_V)$  was obtained from the forward bias *I–V* measurements by taking bias dependence of ideality factor, effective barrier height ( $\phi_e$ ), and  $R_s$ into account. Also using the Norde function and C-V technique,  $\phi_e$  values were calculated and crosschecked. Results show that  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> thin films deposited by PEALD technique at low temperatures can be used as oxide layer for MOS devices and electrical properties of these devices are influenced by some important parameters such as  $N_{SS}$ ,  $R_S$ , and  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> oxide layer.

© 2014 Elsevier B.V. All rights reserved.

## 1. Introduction

Monoclinic Gallium oxide ( $\beta$ -Ga<sub>2</sub>O<sub>3</sub>) is one of the large band gap semiconductor materials and it has a direct band gap about 5 eV [1]. Since  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> features a higher dielectric constant (~10–14) than  $SiO_2$  (~4) and has a unique transparency from the visible into the ultraviolet (UV) region, this material is very good candidate for industrial applications such as solar cells and optoelectronic devices operating at short wavelength, gate dielectric materials for complementary metal-oxide-semiconductor (CMOS) devices, next-generation high power devices, etc. [2,3]. In addition, metal/  $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/semiconductor (MOS) type hydrogen sensor diodes with β-Ga<sub>2</sub>O<sub>3</sub> reactive oxide films are very useful for hydrogen gas sensing since the reactive oxide intermediate layer between metal and semiconductor Schottky barrier diodes could improve the hydrogen gas sensing performance [4-6]. Ga<sub>2</sub>O<sub>3</sub> has five crystalline modifications ( $\alpha$ ,  $\beta$ ,  $\gamma$ ,  $\delta$ ,  $\epsilon$ ) but  $\beta$ -form is the most stable crystalline modifications from room temperature to melting point of about 1800 °C. Also,  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> has a chemically stable even if it is exposed to concentrated acids such as hydrofluoric acid [7].

Because of these beneficial material properties,  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> thin films require the careful structural and electrical analysis. As known, growth techniques are crucial to obtain quality thin films. Variety of thin film deposition methods such as sol-gel method [8], metal-organic chemical vapour deposition (MOCVD) [9], sputtering, pulsed laser depositon [10], molecular beam epitaxy [11,12], and atomic layer deposition technique (ALD) [13–18] have been used to achieve better quality of  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> thin films. Unlike other physical vapor deposition (PVD) or chemical vapour deposition (CVD) methods, ALD is based on the saturative surface reactions, which results in a self-limiting growth mechanism. As a result, excellent conformality and large-area uniformity in addition to accurately controlled film thickness are inherently obtained. With the help of remote plasma, the processing temperatures can also be kept relatively low, which makes ALD attractive for a wide range of low-temperature compatible substrates including transparent and flexible polymers. At low deposition temperatures, to enable exchange reactions between the atoms or molecules, activation energy is required which might be provided via plasma activation







<sup>\*</sup> Corresponding author. Tel.: +90 376 218 1123; fax: +90 376 218 1031. *E-mail address:* altunhalit@gmail.com (H. Altuntas).

<sup>0925-8388/\$ -</sup> see front matter © 2014 Elsevier B.V. All rights reserved. http://dx.doi.org/10.1016/j.jallcom.2014.01.029

Plasma-enhanced ALD (PEALD) technique is widely used as an alternative to conventional ALD. Thus, plasma source creates ions and radicals, enhance the chemical reactions and provide a wider range of materials which can be deposited at low temperatures.

In this study, we report on the growth of ~7.5 nm Ga<sub>2</sub>O<sub>3</sub> thin films on *p*-type Si substrate using trimethylgallium (TMG) and O<sub>2</sub> plasma as the Ga source and oxidant, respectively and extraction of the main electrical parameters of Al/β-Ga<sub>2</sub>O<sub>3</sub>/*p*-Si (MOS) type SBDs using the *I*-*V* and *C*-*V* characteristics at room temperature. Also, annealing effect on the structural and microstructural properties of β-Ga<sub>2</sub>O<sub>3</sub> thin films was discussed. To the best of our knowledge, such a study is not yet carried out on PEALD-grown β-Ga<sub>2</sub>O<sub>3</sub> thin films.

#### 2. Experimental method

Ga<sub>2</sub>O<sub>3</sub> thin films were deposited by a Fiji F200 PEALD reactor (Ultratech/Cambridge Nanotech Inc.) using TMG as the Ga precursor and O<sub>2</sub> plasma as the oxidant with a base pressure of 0.20–0.25 Torr. Firstly, cleaning procedures were performed to p-type Si (111) wafers with 5 min sequential ultrasonic agitation in isopropanol, acetone, methanol, and de-ionized (DI) water. Afterwards, the wafers were treated in (1:19) HF: H<sub>2</sub>O mixture for 1 min to remove native oxide on substrate surface. As the last step of the cleaning procedure, Si (111) wafer pieces were rinsed with DI water and dried by using N2. After the cleaning procedure, wafers were loaded into the ALD reactor through a load lock. As mentioned in our previous group paper [18], in order to optimize growth parameters needed for the self-limiting deposition of Ga<sub>2</sub>O<sub>3</sub> thin films, the effect of TMG dose, O<sub>2</sub> plasma duration, and Ar purge time were studied. Firstly, 500 cycles Ga<sub>2</sub>O<sub>3</sub> films were deposited on a wafer to obtain thickness parameters with High Resolution Transmission Electron Microscope (HRTEM). After thickness calibration, 120 cycles were deposited at 250 °C, where one cycle consisted of 0.015 s TMG (precursor bottle temperature 6 °C)/5 s Ar purge/2-60 s (25 sccm, 300 W) O2 plasma/5 s Ar purge. Postgrowth annealing of 120 cycles Ga<sub>2</sub>O<sub>3</sub> films was performed in a rapid thermal annealing system (ATV-Unitem, RTP-1000-150) under 100 sccm N2 flow at 600, 700, and 800 °C.

For structural characterization, HRTEM (FEI Tecnai G2 F30 transmission electron microscope) at an operating voltage of 300 kV was used for the imaging of Ga<sub>2</sub>O<sub>3</sub> thin films. Also, to provide crystallographic information, Selected Area Electron Diffraction (SAED) measurement was carried out. Grazing-incidence X-ray diffraction (GIXRD) measurements were performed in a PANanalytical X'Pert PRO MRD diffractometer operating at 45 kV and 40 mA, using Cu K- $\alpha$  radiation. Initial scans were performed within the range of 10-90° by using 0.1° step size and 0.5 s counting time. For the crystalline samples, additional data were obtained within the same 20 range by the summation of eight scans, which were performed by using 0.1° step size and 10 s counting time. Surface roughness and root-mean square (RMS) values were obtained by using Asylum Research, MFP-3D Atomic Force Microscope. In order to investigate electrical properties of β-Ga<sub>2</sub>O<sub>3</sub> thin films, Al/β-Ga<sub>2</sub>O<sub>3</sub>/p-Si metal-oxide-semiconductor (MOS) type Schottky barrier diodes (SBDs) were fabricated using the  $\beta\text{-}Ga_2O_3$  thin films which annealed at 800 °C with standard lithography process. All of the fabrication processes were conducted at class 100 and 1000 UNAM cleanroom facility. Back ohmic contact and top rectifier contact metallization was carried out by the thermal evaporation of a ~80 nm-thick aluminum (Al) layer using VAKSIS Thermal Evaporation system (PVD Vapor - 3S Thermal). Samples were annealed in ATV RTA system at 450 °C for 2 min under N<sub>2</sub> atmosphere for back-ohmic contact.

## 3. Results and discussion

For thickness controlling, firstly 500 cycles  $Ga_2O_3$  film deposited on Si (111) at 250 °C and cross-sectional High Resolution Transmission Electron Microscope (HRTEM) image was carried out as in Fig. 1(a). Film thickness was measured as 26.7 nm from this image, which is in good agreement with the results obtained by ellipsometry.

Also, to provide crystallographic information, Selected Area Electron Diffraction (SAED) measurement was carried out and shown in Fig. 1(b). As can be seen from Fig. 1(b), as-deposited  $Ga_2O_3$  film shows amorphous nature. In our sample, 120 cycles  $Ga_2O_3$  film was deposited on Si (111) at 250 °C and thickness was also is in good agreement with ellipsometry measurements.

Fig. 2(a) and (b) show GIXRD patterns of as-deposited and annealed Ga<sub>2</sub>O<sub>3</sub> thin films at different temperatures, respectively. As-deposited Ga<sub>2</sub>O<sub>3</sub> thin films were found as amorphous structure. After annealing at 600 °C under N<sub>2</sub> atmosphere,  $\beta$ -phase Ga<sub>2</sub>O<sub>3</sub> peaks began to appear and peak intensity increased and became sharper with increasing annealing temperatures. In Fig. 2(b), all of the main diffraction peaks in the GIXRD pattern can be indexed to a monoclinic  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> (ICDD reference code: 00–011-0370). This GIXRD pattern reveals that  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> has been synthesized successfully by using low-temperature PEALD and subsequent thermal annealing. In order to investigate the effect of annealing temperature on the microstructure of the Ga<sub>2</sub>O<sub>3</sub> thin films, average crystallite size values were calculated according to Scherrer formula [19]

$$d = \frac{0.9\lambda}{\Lambda \theta_{\rm B} \cos \theta_{\rm B}} \tag{1}$$

where, *d* is the average crystallite size,  $\lambda$  is the wavelength of the Xray beam (0.15418 nm),  $\Delta \theta_B$  is the full width at half maximum (FWHM) that was calculated from the XRD spectra, and  $\theta_B$  is the Bragg angle.

As can be seen in Fig. 3, average crystallite size of the films was changed rapidly after annealing and increased with increasing annealing temperature. On the other hand, FWHM values for the most intense peak ( $2\theta_B = 30.5$ ) is decreasing after annealing rapidly. The average crystallite size varied from 0.8 nm to 9.1 nm. This was evidence of improvement of crystal quality with increasing of annealing temperature. Also, 3D-AFM topographies were carried out to obtain idea about the surface morphologies and the root mean-square (RMS) values. 3D-AFM images were inserted in Fig. 2(a) and (b) for the as-deposited and annealed Ga<sub>2</sub>O<sub>3</sub> thin films, respectively. RMS roughness values which was measured from 1  $\mu$ m × 1  $\mu$ m scan area were found as 0.16 and 0.37 nm for as-deposited and annealed thin films, respectively. It can be seen



Fig. 1. (a) Cross-sectional HRTEM image of the Ga2O3 thin film deposited on Si (111) at 250 °C for thickness controlling. (b) SAED pattern of the same sample.



**Fig. 2.** (a) GIXRD patterns of as-deposited and (b) annealed  $Ga_2O_3$  thin films. Also, 3D AFM images of as-deposited and annealed  $Ga_2O_3$  thin films were inserted in (a) and (b), respectively.

that RMS roughness value increases after annealing. This situation was attributed to formation of grains upon crystallization.

To investigate electrical properties of Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/p-Si SBDs, the *I*-*V* measurements were carried out at room temperature and are given in Fig. 4. As can be seen from Fig. 4, Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/p-Si SBDs show good rectifying behavior.

Based on the thermionic emission model, I-V characteristics of a MOS type SBD under forward bias V(V>3kT/q) can be described by the following relationship [20]:



Fig. 3. The effect of annealing temperature on average crystallite size and FWHM (the most intense peak) values for PEALD grown  $Ga_2O_3$  thin films.



Fig. 4. The semi-logarithmic forward and reverse bias current–voltage characteristics of the Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/*p*-Si (MOS) device at room temperature (inset figure shows structure of the device).

$$I_F = I_0 \left[ \exp \frac{q}{nkT} (V - I_F R_S) \right]$$
<sup>(2)</sup>

where  $I_F$  is the forward current, V is the forward-bias voltage,  $R_S$  is the series resistance, q is the electronic charge, k is the Boltzmann constant, T is the temperature in K, n is the ideality factor, and  $I_o$  is the reverse bias saturation current and given by

$$I_0 = AA^* T^2 exp\left(\frac{-q\phi_{B_0}}{kT}\right)$$
(3)

where  $A^*$  is the effective Richardson constant and equals to 32 A/cm<sup>2</sup> K<sup>2</sup> for *p*-type Si,  $\phi_{Bo}$  is the zero-bias barrier height, *A* is the effective diode area and equals to  $6.25 \times 10^{-4}$  cm<sup>2</sup>.

Using Eq. (2), the ideality factor is extracted from the slope of the linear region of the  $ln(I_F-V)$  characteristics as

$$n = \frac{q}{kT} \left( \frac{d(V - I_F R_S)}{d(ln(I_F))} \right)$$
(4)

The value of zero-bias barrier height  $\phi_{Bo}$  is determined from the intercepts of  $ln(I_F)$  vs. *V* plot at room temperature. The experimental values of  $\phi_{Bo}$  and ideality factors (*n*) were obtained as 0.95 eV and



**Fig. 5.**  $\ln(I_F)$  vs.  $\ln(V)$  characteristics of Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/*p*-Si SBDs at room temperature.

1.93 for Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/*p*-Si SBDs, respectively. The *n* value is higher than unity. This situation is probably related to interface states and the effect of barrier inhomogeneities [21–23].

Also,  $I_F - V$  plot was drawn in logarithmic scale and is given in Fig. 5 to determine which current conduction mechanisms are dominant in the whole forward-bias region of the Al/β-Ga<sub>2</sub>O<sub>3</sub>/p-Si SBDs. Fig. 5 shows three linear regions with different slopes which are called region I, II, III. In these regions,  $I_F$  changes with  $V^m$  as proportional. Here, *m* is the slope of the  $ln(I_F)$  vs. ln(V) curve for each linear regions and were found as 1.1, 3.7, and 2 for the regions I, II, and III, respectively. In the region I (at low bias),  $I_F$ changes with  $V^{1.1}$  and this indicates current conduction shows ohmic behaviour. In the region II (at middle bias), I<sub>F</sub> changes with  $V^{3.7}$  and this indicates current conduction shows power law voltage dependence and obevs the space-charge limited current (SCLC) theory. In the region III (at strong bias), the slope is 2 and this also indicates SCLC theory and in this region, because of strong carrier injection, the carriers escape from the traps and contribute to SCLC [22,24-27].

Also, the Norde method [28] was employed to compare effective barrier heights ( $\phi_e$ ) of the Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/p-Si SBDs. The Norde function, *F*(*V*), being plotted against *V* as shown in Fig. 6. The *F*(*V*) function is defined as

$$F(V) = \frac{V}{2} - \frac{1}{\beta} ln \left[ \frac{I_F(V)}{AA^* T^2} \right]$$
(5)

where  $I_F(V)$  obtained from the  $I_{F}-V$  plot and  $\beta$  is a temperature dependent value calculated as  $\beta = q/kT$ . The  $\phi_e^{(Norde)}$  is given by

$$\phi_e^{(Norde)} = F(V_{min}) + \frac{V_{min}}{2} - \frac{kT}{q}$$
(6)

where  $F(V_{\min})$  is the minimum point of F(V) curve and  $V_{\min}$  is the corresponding voltage. From these equations, the  $\phi_e^{(Norde)}$  value was calculated as 0.94 eV for Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/p-Si SBDs and this value is good agreement with obtained from *I*–*V* method.

On the other hand, capacitance–voltage measurements (*C–V*) are normally used to calculate the  $\phi_e$  value. Fig. 7 shows capacitance–voltage curve of Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/*p*-Si SBDs at 1 MHz.

The linear plot of  $C^{-2}-V$  is very useful for analyzing the experimental C-V measurements and  $C^{-2}-V$  of MOS capacitor can be described by [20]

$$C^{-2} = \frac{2}{q\epsilon_{\rm S}A^2 N_A} (V_0 + V) \tag{7}$$

where  $\varepsilon_{\rm S}$  is the permittivity of the semiconductor (11.8),  $N_A$  the carrier doping density of acceptors, V magnitude of the revere bias,  $V_o$  is the intercept of  $C^{-2}$  with the voltage axis and is given by



**Fig. 6.** F(V) versus V plot of the at Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/p-Si SBDs at room temperature.



**Fig. 7.** High frequency *C*–*V* characteristic of  $Al/\beta$ -Ga<sub>2</sub>O<sub>3</sub>/*p*-Si SBDs (inset figure shows  $C^{-2}$ –*V* plot).

$$V_0 = V_D - \frac{kT}{q} \tag{8}$$

The  $\phi_e^{(C-V)}$  value can be obtained from

$$\phi_e^{(C-V)} = V_D + E_F - \Delta \phi_B \tag{9}$$

where  $E_F$  is the energy difference between the bulk Fermi level and valance band edge and can be calculated as

$$E_F = \frac{kT}{q} ln \left( \frac{N_V}{N_A} \right) \tag{10}$$

where  $N_V$  is the effective density of states in Si valance band. In Eq. (9),  $\Delta\phi_B$  is the image force barrier lowering and is given by [29,30]

$$\Delta\phi_B = \left[\frac{qE_m}{4\pi\varepsilon_S\varepsilon_0}\right]^{1/2} \tag{11}$$

where  $E_m$  is the maximum electric field and given by

$$E_m = \left[\frac{2qN_AV_0}{\varepsilon_S\varepsilon_0}\right]^{1/2} \tag{12}$$

After extracting the values of  $V_o$ ,  $E_F$ , and  $\Delta \phi_B$ , the values of barrier heights of  $\phi_e^{(C-V)}$  can be calculated as

$$\phi_e^{(C-V)} = V_0 + \frac{kT}{q} + \frac{kT}{q} ln\left(\frac{N_V}{N_A}\right) - \Delta\phi_B$$
(13)



**Fig. 8.** Experimental  $dV/d(\ln I_F)$  vs.  $I_F$  and (b)  $H(I_F)$  vs.  $I_F$  plots for  $Al/\beta$ -Ga<sub>2</sub>O<sub>3</sub>/p-Si MOS device.

| lable 1                                                                       |                                                                                               |
|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| The experimental values of main electrical parameters obtained from forward-l | bias $I-V$ of Al/ $\beta$ -Ga <sub>2</sub> O <sub>3</sub> / $p$ -Si SBDs at room temperature. |

| $I_o(A)$              | n (I–V) | $\phi_{Bo}$ (eV) (I–V) | $\phi_e$ (eV) (Norde) | $\phi_e$ (eV) (C–V) | $R_{\rm S}\left({\rm H}(I)\right)\left({\rm k}\Omega\right)$ | $R_{S} \left( dV/dln(I) \right) \left( k\Omega \right)$ | Reverse-breakdown field (MV/cm) |
|-----------------------|---------|------------------------|-----------------------|---------------------|--------------------------------------------------------------|---------------------------------------------------------|---------------------------------|
| $1.7 \times 10^{-13}$ | 1.93    | 0.95                   | 0.94                  | 0.95                | 3.7                                                          | 3.1                                                     | 50.7                            |

From Eq. (13),  $\phi_e^{(C-V)}$  was calculated as 0.95 eV. This value is in perfect agreement with the barrier height values determined via Norde and *I*–*V* method.

One of the important electrical parameters for this MOS type SBD device is the series resistance ( $R_S$ ) because this parameter causes deviating from linearity of forward-bias *I–V* characteristics.

The voltage-dependent ideality factor n(V) can be written from Eq. (2) as

$$n(V) = \frac{q}{kT} \left( \frac{d(V - I_F R_S)}{d(ln(I_F / I_0))} \right)$$
(14)

 $R_S$  of the device is calculated from  $I_{F}-V$  measurement using a method developed by Cheung and Cheung [31] in the high-current range where the  $I_{F}-V$  characteristics are not linear due to series resistance. Cheung functions are given as

$$\frac{dV}{dlnI_F} = n\frac{kT}{q} + I_F R_S \tag{15}$$

$$H(I_F) = V + n \frac{kT}{q} ln \left(\frac{I_F}{AA^*T^2}\right)$$
(16)

and  $H(I_F)$  is given as

 $H(I_F) = n\phi_{Bo} + I_F R_S \tag{17}$ 

Eqs. (15) and (17) should give straight lines for the data of down-ward-curvature region in the forward-bias I-V characteristic. Fig. 8 shows these straight lines. Thus, the slopes of  $dV/d(\ln I_F)$  vs.  $I_F$  and  $H(I_F)$  vs.  $I_F$  graphs give  $R_S$  values.

The value of  $R_S$  calculated from the  $dV/d(\ln I_F)$  vs.  $I_F$  plots of is closer to those obtained from the  $H(I_F)$  vs.  $I_F$  plots and that indicates their consistency and validity. The obtained main electrical parameters are given at Table 1. It should be noted that there is a significant difference between the ideality factor obtained from the Cheung functions and I-V method. I-V method interests in the linear region of the I-V curve but Cheung method interests in the linear (downward) region. So, these differences can be sourced from some parameters such as series resistance, interface states, etc. because of these parameters are responsible with downward curvature of the I-V plot [32,33].



Fig. 9. The energy distribution profile of interface state densities obtained from the forward bias I-V characteristics of the Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/p-Si SBDs.

The other important electrical parameter is interface states density that leads to the deviation of the ideality factor of SBDs at high current region. In general, for the oxide layer thickness larger than 3 nm, interface states communicate with the semiconductor. When an oxide layer and interface states occur, the applied bias voltage is shared by oxide layer, series resistance, and depletion layer of the device. The density of interface states can also be estimated from the current–voltage characteristics. In this case, the effective barrier height  $\phi_e$  is used to place in the  $\phi_{Bo}$  assumed to strongly dependent on electric field in the depletion region and applied bias due to presence of an interfacial insulator layer and interface states located between interfacial layer and semiconductor interface, and is given by [34,35],

$$\phi_e = \phi_{Bo} + \beta (V - IR_S) = \phi_{Bo} + (1 - 1/n)(V - IR_S)$$
(18)

where  $\beta$  is the changing coefficient of barrier height with bias.  $\phi_e$  value includes the effects of both interface states in equilibrium with the semiconductor. Card and Rhoderick [36] proposed a formula to calculate interface states density as;

$$n(V) = 1 + \frac{\delta}{\varepsilon_i} \left[ \frac{\varepsilon_S}{W_D} + q N_{SS}(V) \right]$$
(19)

where  $W_D$  is the space charge width,  $N_{SS}$  is the density of interface states,  $\varepsilon_i$  is the permittivity of the interfacial layer, and  $\delta$  is the thickness of the insulator layer. The values of  $\delta$  and  $W_D$  were calculated from capacitance and conductance measurements (at 1 MHz) [20,37,38].

From Eq. (19), for a SBD having interface states in equilibrium with semiconductor, the interface state density  $N_{SS}$  can be obtained following equation

$$N_{SS}(V) = \frac{1}{q} \left[ \frac{\varepsilon_i}{\delta} (n(V) - 1) - \frac{\varepsilon_S}{W_D} \right]$$
(20)

In addition, in *p*-type semiconductors, the energy of the interface states  $E_{SS}$  with respect to the top of the valence band at the surface of semiconductor is given by [39]

$$E_{\rm SS} - E_V = q(\phi_e - V) \tag{21}$$

The obtained energy distribution profiles of  $N_{SS}$  are given Fig. 9. The interface-state density has an exponential rise with bias from the mid-gap toward the top of the valance band. As can be seen from Fig. 9, after series resistance corrections (taking into account  $R_S$ ) is made, the interface states lowered. The magnitudes of the  $N_{SS}$ were found as without and with  $R_S$  corrections in  $0.39-E_V$  are  $4.2 \times 10^{13}$  and  $2.2 \times 10^{13}$  eV<sup>-1</sup>cm<sup>-2</sup>, respectively. This situation shows clearly the effect of the series resistance and the series resistance value should be taken into account in determining the interface state density distribution curves. And finally, reversebreakdown voltage of Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/p-Si SBDs was measured as 38 V.

## 4. Conclusion

In this study, annealing effect on the structure and microstructure of PEALD grown  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> thin films was examined. Average crystallite size of the films was changed rapidly after annealing and increased with increasing annealing temperature. That means crystallinity of the films increased with increasing annealing temperature. Electrical characteristics of Al/ $\beta$ -Ga<sub>2</sub>O<sub>3</sub>/*p*-Si SBDs have been investigated by using *I*-*V* and *C*-*V* measurements at room temperature using the  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> thin films as oxide layer which annealed at 800 °C. The main electrical parameters such as ideality factor (*n*), zero-bias barrier height ( $\phi_{Bo}$ ), leakage current level, series resistance ( $R_{\rm S}$ ), energy distribution profile of  $N_{\rm SS}$ , and reverse breakdown voltage were obtained. The values of Rs were calculated using the Cheung methods. The energy distribution profile of  $N_{SS}$ was also obtained from the forward-bias I-V characteristics with and without series resistance corrections. All of the results suggest that  $\beta$ -Ga<sub>2</sub>O<sub>3</sub> thin films, when subjected to annealing treatment following their deposition by PEALD at low temperatures using TMG as the Ga precursor and O<sub>2</sub> plasma as the oxidant, can be used for the fabrication of decent guality electrical devices.

### Acknowledgments

This work was performed at UNAM supported by the State Planning Organization (DPT) of Turkey through the National Nanotechnology Research Center Project. Authors acknowledge M. Guler from UNAM for TEM measurements. N. Bivikli acknowledges Marie Curie International Reintegration Grant (IRG) for funding NEMSmart (PIRG05-GA-2009-249196) Project. C. Ozgit-Akgun acknowledges TUBITAK-BIDEB for Ph.D. Fellowship.

#### References

- [1] M. Passlack, E.F. Schubert, W.S. Hobson, M. Hong, N. Moriya, S.N.G. Chu, K. Konstadinidis, J.P. Mannaerts, M.L. Schnoes, G.J. Zydzik, J. Appl. Phys. 77 (1995) 686.
- [2] A.A. Dakhel, Microelectron. Rel. 52 (2012) 1050.
- [3] K. Sasaki, M. Higashiwaki, A. Kuramata, T. Masui, S. Yamakoshi, IEEE Electron. Dev. Lett. 34 (2013) 493.
- [4] C.T. Lee, J.T. Yan, Sens. Actuators B 147 (2010) 723.
- [5] S. Nakagomi, K. Okuda, Y. Kokubum, Sens. Actuators B 96 (2003) 364.
- [6] T.H. Tsai, J.R. Huang, K.W. Lin, W.C. Hsu, H.I. Chen, W.C. Liu, Sens. Actuators B 129 (2008) 292.
- [7] M. Mohamed, I. Unger, C. Janowitz, R. Manzke, Z. Galazka, R. Uecker, R. Fornari, J. Phys. 286 (2011) 012027.

- [8] Y. Kokubun, K. Miura, F. Endo, S. Nakagomi, Appl. Phys. Lett. 90 (2007) 031912.
- [9] H.W. Kim, N.H. Kim, C. Lee, J. Mater. Sci. 39 (2004) 3461.
- [10] S.A. Lee, J.Y. Hwang, J.P. Kim, S.Y. Jeong, C.R. Cho, Appl. Phys. Lett. 89 (2006) 182906.
- [11] T. Oshima, T. Okuno, S. Fujita, Jpn. J. Appl. Phys. 46 (2007) 7217.
- [12] O. Bierwagen, M.E. White, M. Ying Tsai, J.S. Speck, Mol. Beam Epitaxy 347
- (2013). [13] F.K. Shan, G.X. Liu, W.J. Lee, G.H. Lee, I.S. Kim, B.C. Shin, J. Appl. Phys. 98 (2005) 023504.
- [14] F.K. Shan, G.X. Liu, W.J. Lee, G.H. Lee, I.S. Kim, B.C. Shin, Integr. Ferroelectr. 80 (2006) 197.
- [15] G.X. Liu, F.K. Shan, W.J. Lee, B.C. Shin, S. Kim, H.S. Kim, C.R. Cho, Integr. Ferroelectr. 94 (2007) 11.
- [16] N.J. Seong, S.G. Yoon, W.J. Lee, Appl. Phys. Lett. 87 (2005) 082909.
- [17] G.X. Liu, F.K. Shan, W.J. Lee, G.H. Lee, I.S. Kim, B.C. Shin, Integr. Ferroelectr. 85 (2006) 155.
- [18] I. Donmez, C. Ozgit-Akgun, N. Biyikli, J. Vac. Sci. Technol. A 31 (2013) 01A110. [19] A.L. Patterson, Phys. Rev. 56 (1939) 978.
- [20] S.M. Sze, Physics of Semiconductor Devices, second ed., Wiley, New York, 1981.
- [21] H. Altuntas, S. Altindal, S. Ozcelik, H. Shtrikman, Vacuum 83 (2009) 1060.
- [22] S. Demirezen, Z. Sonmez, U. Aydemir, S. Altindal, Curr. Appl. Phys. 12 (2012) 266.
- [23] T. Tunc, S. Altindal, I. Dokme, H. Uslu, J. Electron. Mater. 40 (2011) 157.
- [24] S. Kar, W.E. Dahlke, Solid-State Electron. 15 (1972) 221.
- [25] S. Wagle, V. Shirodkar, Braz. J. Phys. 30 (2000) 380.
- [26] Y.S. Ocak, M. Kulakci, T. Kilicoglu, R. Turan, K. Akkilic, Synth. Met. 159 (2008) 727.
- [27] O. Vural, N. Yildirim, S. Altindal, A. Turut, Synth. Met. 157 (2007) 679.
- [28] H. Norde, J. Appl. Phys. 50 (1979) 5052.
- [29] U. Kelberlau, R. Kassing, Solid-State Electron. 22 (1979) 1847.
- [30] A. Tataroğlu, Ş. Altındal, Microelectron. Eng. 85 (2008) 233.
- [31] S.K. Cheung, N.W. Cheung, Appl. Phys. Lett. 49 (1986) 85.
- [32] T. Kilicoglu, Thin Solid Films 516 (2008) 967
- [33] V. Rajagopal Reddy, A. Umapathi, L. Dasaradha Rao, Curr. Appl. Phys (2013), http://dx.doi.org/10.1016/j.cap.2013.06.001.
- [34] Ş. Altındal, İ. Dökme, M.M. Bülbül, N. Yalçın, T. Serin, Microelektron. Eng. 83 (2006) 499.
- [35] P. Cova, A. Singh, A. Medina, R.A. Masut, Solid-State Electron. 424 (1998) 77.
- [36] H.C. Card, E.H. Rhoderick, J. Phys. D: Appl. Phys. 4 (1971) 1589.
- [37] E.H. Nicollian, A. Goetzberger, Appl. Phys. Lett. 7216 (1965).
- [38] M.K. Hudait, S.B. Kruppanidhi, Solid-State Electron. 44 (2000) 1089.
- [39] E.H. Nicollian, J.R. Brews, MOS Physics and Technology, John Wiley & Sons, New York, 1982.